Sign in
dawn
/
dawn
/
420c94dea54a27d55c90ddc7907d871e070b0df3
/
.
/
test
/
tint
/
expressions
/
binary
/
add
/
vec3-vec3
tree: 6a7d87dc6763042f790d65ba8e2f3bdb7b3e50f0
f16.wgsl
f16.wgsl.expected.dxc.hlsl
f16.wgsl.expected.fxc.hlsl
f16.wgsl.expected.glsl
f16.wgsl.expected.ir.dxc.hlsl
f16.wgsl.expected.ir.fxc.hlsl
f16.wgsl.expected.ir.msl
f16.wgsl.expected.msl
f16.wgsl.expected.spvasm
f16.wgsl.expected.wgsl
f32.wgsl
f32.wgsl.expected.dxc.hlsl
f32.wgsl.expected.fxc.hlsl
f32.wgsl.expected.glsl
f32.wgsl.expected.ir.dxc.hlsl
f32.wgsl.expected.ir.fxc.hlsl
f32.wgsl.expected.ir.msl
f32.wgsl.expected.msl
f32.wgsl.expected.spvasm
f32.wgsl.expected.wgsl
i32.wgsl
i32.wgsl.expected.dxc.hlsl
i32.wgsl.expected.fxc.hlsl
i32.wgsl.expected.glsl
i32.wgsl.expected.ir.dxc.hlsl
i32.wgsl.expected.ir.fxc.hlsl
i32.wgsl.expected.ir.msl
i32.wgsl.expected.msl
i32.wgsl.expected.spvasm
i32.wgsl.expected.wgsl
u32.wgsl
u32.wgsl.expected.dxc.hlsl
u32.wgsl.expected.fxc.hlsl
u32.wgsl.expected.glsl
u32.wgsl.expected.ir.dxc.hlsl
u32.wgsl.expected.ir.fxc.hlsl
u32.wgsl.expected.ir.msl
u32.wgsl.expected.msl
u32.wgsl.expected.spvasm
u32.wgsl.expected.wgsl